# RISC-V Instruction Set Architecture (Longer Version)

This slide deck is taken from undergraduate computer architecture course and provided for those who need to review RISC-V ISA.

Jae W. Lee (<a href="mailto:jaewlee@snu.ac.kr">jaewlee@snu.ac.kr</a>)
Computer Science and Engineering
Seoul National University

**Slide credits**: [COD:RV2e] slides from Elsevier Inc. – Note: This is not the main textbook of the course [CA:AQA6e] but the reference book.

### **Outline**

#### Textbook: [COD:RV2e] Chapter 2 (except for 2.11, 2.14-15)

- Operations of Computer Hardware
- Operands of the Computer Hardware
- Signed and Unsigned Numbers (Review)
- **■** Representing Instructions in the Computer
- **■** Logical Operations and Instructions for Making Decisions
- Supporting Procedures in Computer Hardware
- Communicating with People
- RISC-V Addressing for Wide Immediates and Addresses
- Translating and Starting a Program
- A C Sort Example to Put It All Together
- Other ISAs

### **Instruction Set**

- The repertoire of instructions of a computer
- Different computers have different instruction sets
  - But with many aspects in common
- Early computers had very simple instruction sets
  - Simplified implementation
- Many modern computers also have simple instruction sets

### The RISC-V Instruction Set

- Used as the example throughout the book
- Developed at UC Berkeley as open ISA
- Now managed by the RISC-V Foundation (riscv.org)
- Typical of many modern ISAs
  - See RISC-V Reference Data tear-out card
- Similar ISAs have a large share of embedded core market
  - Applications in consumer electronics, network/storage equipment, cameras, printers, ...

### The RISC-V Instruction Set: Green Card



### **Arithmetic Operations**

- Add and subtract, three operands
  - Two sources and one destination

```
add a, b, c // a gets b + c
```

- All arithmetic operations have this form
- Design Principle 1: Simplicity favors regularity
  - Regularity makes implementation simpler
  - Simplicity enables higher performance at lower cost

### **Arithmetic Example**

C code:

$$f = (g + h) - (i + j);$$

Compiled RISC-V code:

```
add t0, g, h // temp t0 = g + h add t1, i, j // temp t1 = i + j sub f, t0, t1 // f = t0 - t1
```

### **Outline**

#### Textbook: [COD:RV2e] Chapter 2 (except for 2.11, 2.14-15)

- Operations of Computer Hardware
- Operands of the Computer Hardware
- Signed and Unsigned Numbers (Review)
- **■** Representing Instructions in the Computer
- **■** Logical Operations and Instructions for Making Decisions
- Supporting Procedures in Computer Hardware
- Communicating with People
- RISC-V Addressing for Wide Immediates and Addresses
- Translating and Starting a Program
- A C Sort Example to Put It All Together
- Other ISAs

# **Register Operands**

- Arithmetic instructions use register operands
- RISC-V has a 32 × 64-bit register file
  - Use for frequently accessed data
  - 64-bit data is called a "doubleword"
    - 32 x 64-bit general purpose registers x0 to x31
  - 32-bit data is called a "word"
- Design Principle 2: Smaller is faster
  - cf. main memory: millions of locations

### **RISC-V Registers**

- x0: the constant value 0
- x1: return address
- x2: stack pointer
- x3: global pointer
- x4: thread pointer
- x5 − x7, x28 − x31: temporaries
- x8: frame pointer
- x9, x18 x27: saved registers
- x10 x11: function arguments/results
- x12 x17: function arguments

### **Register Operand Example**

C code:

$$f = (g + h) - (i + j);$$
• f, ..., j in x19, x20, ..., x23

Compiled RISC-V code:

```
add x5, x20, x21
add x6, x22, x23
sub x19, x5, x6
```

# **Memory Operands**

- Main memory used for composite data
  - Arrays, structures, dynamic data
- To apply arithmetic operations
  - Load values from memory into registers
  - Store result from register to memory
- Memory is byte addressed
  - Each address identifies an 8-bit byte
- RISC-V is Little Endian
  - Least-significant byte at least address of a word
  - c.f. Big Endian: most-significant byte at least address
- RISC-V does not require words to be aligned in memory
  - Unlike some other ISAs

### **Memory Operand Example**

#### C code:

$$A[12] = h + A[8];$$

h in x21, base address of A in x22

#### Compiled RISC-V code:

- Index 8 requires offset of 64
  - 8 bytes per doubleword

# Registers vs. Memory

- Registers are faster to access than memory
- Operating on memory data requires loads and stores
  - More instructions to be executed
- Compiler must use registers for variables as much as possible
  - Only spill to memory for less frequently used variables
  - Register optimization is important!

### **Immediate Operands**

- Constant data specified in an instruction addi x22, x22, 4
- Make the common case fast
  - Small constants are common
  - Immediate operand avoids a load instruction

### **Outline**

#### Textbook: [COD:RV2e] Chapter 2 (except for 2.11, 2.14-15)

- Operations of Computer Hardware
- Operands of the Computer Hardware
- Signed and Unsigned Numbers (Review)
- **■** Representing Instructions in the Computer
- **■** Logical Operations and Instructions for Making Decisions
- Supporting Procedures in Computer Hardware
- Communicating with People
- RISC-V Addressing for Wide Immediates and Addresses
- Translating and Starting a Program
- A C Sort Example to Put It All Together
- Other ISAs

# **Unsigned Binary Integers**

Given an n-bit number

$$x = x_{n-1}2^{n-1} + x_{n-2}2^{n-2} + \dots + x_12^1 + x_02^0$$

- Range: 0 to +2<sup>n</sup> 1
- Example
  - 0000 0000 ... 0000 10112 =  $0 + ... + 1 \times 2^3 + 0 \times 2^2 + 1 \times 2^1 + 1 \times 2^0$ = 0 + ... + 8 + 0 + 2 + 1 = 1110
- Using 64 bits: 0 to +18,446,774,073,709,551,615

### **2s-Complement Signed Integers**

Given an n-bit number

$$x = -x_{n-1}2^{n-1} + x_{n-2}2^{n-2} + \dots + x_12^1 + x_02^0$$

- Range:  $-2^{n-1}$  to  $+2^{n-1}-1$
- Example
  - 1111 1111 ... 1111 11002 =  $-1 \times 2^{31} + 1 \times 2^{30} + ... + 1 \times 2^{2} + 0 \times 2^{1} + 0 \times 2^{0}$ = -2,147,483,648 + 2,147,483,644 = -410
- Using 64 bits: -9,223,372,036,854,775,808 to 9,223,372,036,854,775,807

# **2s-Complement Signed Integers**

- Bit 63 is sign bit
  - 1 for negative numbers
  - 0 for non-negative numbers
- -(-2<sup>n-1</sup>) can't be represented
- Non-negative numbers have the same unsigned and 2scomplement representation
- Some specific numbers
  - **o**: 0000 0000 ... 0000
  - -1: 1111 1111 ... 1111
  - Most-negative: 1000 0000 ... 0000
  - Most-positive: 0111 1111 ... 1111

# **Signed Negation**

- Complement and add 1
  - Complement means  $1 \rightarrow 0$ ,  $0 \rightarrow 1$

$$x + \bar{x} = 1111...111_2 = -1$$
  
 $\bar{x} + 1 = -x$ 

#### Example: negate +2

- +2 = 0000 0000 ... 0010<sub>two</sub>

-2 = 1111 11111 ... 
$$1101_{two} + 1$$
  
= 1111 11111 ...  $1110_{two}$ 

# **Sign Extension**

- Representing a number using more bits
  - Preserve the numeric value
- Replicate the sign bit to the left
  - c.f. unsigned values: extend with 0s
- Examples: 8-bit to 16-bit
  - **+**2: 0000 0010 => 0000 0000 0000 0010
  - -2: 1111 1110 => 1111 1111 1111 1110
- In RISC-V instruction set
  - 1b: sign-extend loaded byte
  - 1bu: zero-extend loaded byte

### **Outline**

#### Textbook: [COD:RV2e] Chapter 2 (except for 2.11, 2.14-15)

- Operations of Computer Hardware
- Operands of the Computer Hardware
- Signed and Unsigned Numbers (Review)
- Representing Instructions in the Computer
- **■** Logical Operations and Instructions for Making Decisions
- Supporting Procedures in Computer Hardware
- Communicating with People
- RISC-V Addressing for Wide Immediates and Addresses
- Translating and Starting a Program
- A C Sort Example to Put It All Together
- Other ISAs

### **Representing Instructions**

- Instructions are encoded in binary
  - Called machine code

#### RISC-V instructions

- Encoded as 32-bit instruction words
- Small number of formats encoding operation code (opcode), register numbers, ...
- Regularity!

### Hexadecimal

#### Base 16

- Compact representation of bit strings
- 4 bits per hex digit

| 0 | 0000 | 4 | 0100 | 8 | 1000 | С | 1100 |
|---|------|---|------|---|------|---|------|
| 1 | 0001 | 5 | 0101 | 9 | 1001 | d | 1101 |
| 2 | 0010 | 6 | 0110 | а | 1010 | е | 1110 |
| 3 | 0011 | 7 | 0111 | b | 1011 | f | 1111 |

#### **Example:** eca8 6420

**1110 1100 1010 1000 0110 0100 0010 0000** 

### **RISC-V R-format Instructions**

| funct7 | rs2    | rs1    | funct  | rd     | opcode |
|--------|--------|--------|--------|--------|--------|
| 7 bits | 5 bits | 5 bits | 3 bits | 5 bits | 7 bits |

#### Instruction fields

- opcode: operation code
- rd: destination register number
- funct3: 3-bit function code (additional opcode)
- rs1: the first source register number
- rs2: the second source register number
- funct7: 7-bit function code (additional opcode)

# **R-format Example**



add x9, x20, x21



 $0000\ 0001\ 0101\ 1010\ 0000\ 0100\ 1011\ 0011_{two} = 015A04B3_{16}$ 

### **RISC-V I-format Instructions**



#### Immediate arithmetic and load instructions

- rs1: source or base address register number
- immediate: constant operand, or offset added to base address
  - 2s-complement, sign extended

# Design Principle 3: Good design demands good compromises

- Different formats complicate decoding, but allow 32-bit instructions uniformly
- Keep formats as similar as possible

### **RISC-V S-format Instructions**



#### Different immediate format for store instructions

- rs1: base address register number
- rs2: source operand register number
- immediate: offset added to base address
  - Split so that rs1 and rs2 fields always in the same place

# **Stored Program Computers**

#### The BIG Picture



Memory

- Instructions represented in binary, just like data
- Instructions and data stored in memory
- Programs can operate on programs
  - e.g., compilers, linkers, ...
- Binary compatibility allows compiled programs to work on different computers
  - Standardized ISAs

### **Outline**

#### Textbook: [COD:RV2e] Chapter 2 (except for 2.11, 2.14-15)

- Operations of Computer Hardware
- Operands of the Computer Hardware
- Signed and Unsigned Numbers (Review)
- **■** Representing Instructions in the Computer
- Logical Operations and Instructions for Making Decisions
- Supporting Procedures in Computer Hardware
- Communicating with People
- RISC-V Addressing for Wide Immediates and Addresses
- Translating and Starting a Program
- A C Sort Example to Put It All Together
- Other ISAs

# **Logical Operations**

| Operation      | С               | Java | RISC-V    |  |
|----------------|-----------------|------|-----------|--|
| Shift left     | <b>&lt;&lt;</b> | <<   | slli      |  |
| Shift right    | >>              | >>>  | srli      |  |
| Bit-by-bit AND | &               | &    | and, andi |  |
| Bit-by-bit OR  |                 |      | or, ori   |  |
| Bit-by-bit XOR | ٨               | ۸    | xor, xori |  |
| Bit-by-bit NOT | ?               | ~    |           |  |

- Instructions for bitwise manipulation
- Useful for extracting and inserting groups of bits in a word

# **Shift Operations**



- immed: how many positions to shift
- Shift left logical
  - Shift left and fill with 0 bits
  - s11i by *i* bits multiplies by  $2^i$
- Shift right logical
  - Shift right and fill with 0 bits
  - srli by i bits divides by 2<sup>i</sup> (unsigned only)

# **AND Operations**

- Useful to mask bits in a word
  - Select some bits, clear others to 0

and x9, x10, x11



# **OR Operations**

- Useful to include bits in a word
  - Set some bits to 1, leave others unchanged

or 
$$x9, x10, x11$$



# **XOR Operations**

- Differencing operation
  - Set some bits to 1, leave others unchanged

xor x9, x10, x12 // NOT operation



# **Conditional Operations**

- Branch to a labeled instruction if a condition is true
  - Otherwise, continue sequentially
- beq rs1, rs2, L1
  - if (rs1 == rs2) branch to instruction labeled L1
- bne rs1, rs2, L1
  - if (rs1 != rs2) branch to instruction labeled L1

## **Compiling If Statements**

#### C code:

```
if (i==j) f = g+h;
else f = g-h;
```

• f, g, ... in x19, x20, ...



### Compiled RISC-V code:

```
bne x22, x23, Else
  add x19, x20, x21
  beq x0, x0, Exit // unconditional
Else: sub x19, x20, x21
Exit: ...
```

**Assembler calculates addresses** 

## **Compiling Loop Statements**

C code:

```
while (save[i] == k) i += 1;
```

i in x22, k in x24, address of save in x25

### Compiled RISC-V code:

```
Loop: slli x10, x22, 3
add x10, x10, x25
ld x9, 0(x10)
bne x9, x24, Exit
addi x22, x22, 1
beq x0, x0, Loop
Exit: ...
```

### **Basic Blocks**

- A basic block is a sequence of instructions with
  - No embedded branches (except at end)
  - No branch targets (except at beginning)



- A compiler identifies basic blocks for optimization
- An advanced processor can accelerate execution of basic blocks

### **More Conditional Operations**

- blt rs1, rs2, L1
  - if (rs1 < rs2) branch to instruction labeled L1</p>
- bge rs1, rs2, L1
  - if (rs1 >= rs2) branch to instruction labeled L1

### Example

if 
$$(a > b)$$
 a += 1;

a in x22, b in x23

```
bge x23, x22, Exit // branch if b >= a addi x22, x22, 1
```

### Exit:

# Signed vs. Unsigned

- Signed comparison: blt, bge
- Unsigned comparison: bltu, bgeu
- Example

  - x23 = 0000 0000 0000 0000 0000 0000 0001
  - x22 < x23 // signed</pre>
    - -1 < +1</p>
  - x22 > x23 // unsigned
    - **+**4,294,967,295 > +1

### **Outline**

### Textbook: [COD:RV2e] Chapter 2 (except for 2.11, 2.14-15)

- Operations of Computer Hardware
- Operands of the Computer Hardware
- Signed and Unsigned Numbers (Review)
- **■** Representing Instructions in the Computer
- Logical Operations and Instructions for Making Decisions
- Supporting Procedures in Computer Hardware
- Communicating with People
- RISC-V Addressing for Wide Immediates and Addresses
- Translating and Starting a Program
- A C Sort Example to Put It All Together
- Other ISAs

## **Procedure Calling**

### Steps required

- 1. Place parameters in registers x10 to x17
- 2. Transfer control to procedure
- 3. Acquire storage for procedure
- 4. Perform procedure's operations
- 5. Place result in register for caller
- 6. Return to place of call (address in x1)

### **Procedure Call Instructions**

- Procedure call: jump and link jal x1, ProcedureLabel
  - Address of following instruction put in x1
  - Jumps to target address
- Procedure return: jump and link register jalr x0, 0(x1)
  - Like jal, but jumps to 0 + address in x1
  - Use x0 as rd (x0 cannot be changed)
  - Can also be used for computed jumps
    - e.g., for case/switch statements

## **Leaf Procedure Example**

C code:

```
long long int leaf_example (
        long long int g, long long int h,
        long long int i, long long int j) {
    long long int f;
    f = (g + h) - (i + j);
    return f;
}
```

- Arguments g, ..., j in x10, ..., x13
- f in x20
- temporaries x5, x6
- Need to save x5, x6, x20 on stack

# **Leaf Procedure Example**

#### RISC-V code:

```
leaf_example:
  addi sp, sp, -24
  sd x5,16(sp)
  sd x6,8(sp)
  sd x20,0(sp)
  add x5, x10, x11
  add x6, x12, x1
  sub x20,x5,x6
  addi x10,x20,0
  1d \times 20,0(sp)
  1d \times 6,8(sp)
  1d x5, 16(sp)
  addi sp, sp, 24
  jalr x0,0(x1)
```

```
Save x5, x6, x20 on stack
x5 = g + h
x6 = i + j
f = x5 - x6
copy f to return register
Resore x5, x6, x20 from stack
```

Return to caller

### **Local Data on the Stack**



## Register Usage

- x5 x7, x28 x31: temporary registers
  - Not preserved by the callee
- x8 x9, x18 x27: saved registers
  - If used, the callee saves and restores them

### **Non-Leaf Procedures**

- Procedures that call other procedures
- For nested call, caller needs to save on the stack:
  - Its return address
  - Any arguments and temporaries needed after the call
- Restore from the stack after the call

## Non-Leaf Procedure Example

C code:

```
long long int fact (long long int n)
{
  if (n < 1) return f;
  else return n * fact(n - 1);
}</pre>
```

- Argument n in x10
- Result in x10

# **Leaf Procedure Example**

#### RISC-V code:

```
fact:
    addi sp,sp,-16
    sd x1,8(sp)
    sd x10,0(sp)
    addi x5,x10,-1
    bge x5,x0,L1
    addi x10,x0,1
    addi sp, sp, 16
    jalr x0,0(x1)
L1: addi x10,x10,-1
    jal x1, fact
    addi x6,x10,0
    1d \times 10,0(sp)
    1d \times 1,8(sp)
    addi sp, sp, 16
    mul x10, x10, x6
    jalr x0,0(x1)
```

```
Save return address and n on stack
x5 = n - 1
if n >= 1, go to L1
Else, set return value to 1
Pop stack, don't bother restoring values
Return
n = n - 1
call fact(n-1)
move result of fact(n - 1) to x6
Restore caller's n
Restore caller's return address
Pop stack
return n * fact(n-1)
return
```

# fact() Animation:

| 0x100     |  |
|-----------|--|
| 0x0FC     |  |
| 0x0F8     |  |
| 0x0F4     |  |
| 0x0F0     |  |
| 0x0EC     |  |
| 0x0E8     |  |
| 0x0E4     |  |
| 0x0E0     |  |
| 0x0D<br>C |  |
| 0x0D8     |  |
| 0x0D4     |  |
| 0x0D0     |  |
| 0x0C<br>C |  |
| 0x0C8     |  |
| 0x0C4     |  |

main's fp (x8) (not used) main's sp (x2) 0x100)

# fact() Animation:

Frame for fact(10)

| 0x100 |                        |
|-------|------------------------|
| 0x0FC | main's return address  |
| 0x0F8 | space for x10 (n) = 10 |
| 0x0F4 |                        |
| 0x0F0 |                        |
| 0x0EC |                        |
| 0x0E8 |                        |
| 0x0E4 |                        |
| 0x0E0 |                        |
| 0x0DC |                        |
| 0x0D8 |                        |
| 0x0D4 |                        |
| 0x0D0 |                        |
| 0x0CC |                        |
| 0x0C8 |                        |
| 0x0C4 |                        |

← fact(10)'s fp (not used)
← fact(10)'s sp (x2)

# fact() Animation:



| 0x100 |                           |
|-------|---------------------------|
| 0x0FC | main's return address     |
| 0x0F8 | space for x10 (n) = 10    |
| 0x0F4 | fact(10)'s return address |
| 0x0F0 | space for x10 (n) = 9     |
| 0x0EC |                           |
| 0x0E8 |                           |
| 0x0E4 |                           |
| 0x0E0 |                           |
| 0x0DC |                           |
| 0x0D8 |                           |
| 0x0D4 |                           |
| 0x0D0 |                           |
| 0x0CC |                           |
| 0x0C8 |                           |
| 0x0C4 |                           |

fact(10)'s fp (not used)
fact(10)'s sp
fact(9)'s fp (not used)
fact(9)'s sp (x2) (0x0F0)

Stack grows in this direction

### **Memory Layout**

- Text: program code
- Static data: global variables
  - e.g., static variables in C, constant arrays and strings
  - x3 (global pointer) initialized to address allowing ±offsets into this segment
- Dynamic data: heap
  - E.g., malloc in C, new in Java
- Stack: automatic storage



### **Local Data on the Stack**



- Local data allocated by callee
  - e.g., C automatic variables
- Procedure frame (activation record)
  - Used by some compilers to manage stack storage

### **Outline**

### Textbook: [COD:RV2e] Chapter 2 (except for 2.11, 2.14-15)

- Operations of Computer Hardware
- Operands of the Computer Hardware
- Signed and Unsigned Numbers (Review)
- **■** Representing Instructions in the Computer
- **■** Logical Operations and Instructions for Making Decisions
- Supporting Procedures in Computer Hardware
- Communicating with People
- RISC-V Addressing for Wide Immediates and Addresses
- Translating and Starting a Program
- A C Sort Example to Put It All Together
- Other ISAs

### **Character Data**

### Byte-encoded character sets

- ASCII: 128 characters
  - 95 graphic, 33 control
- Latin-1: 256 characters
  - ASCII, +96 more graphic characters

#### Unicode: 32-bit character set

- Used in Java, C++ wide characters, ...
- Most of the world's alphabets, plus symbols
- UTF-8, UTF-16: variable-length encodings

# **Byte/Halfword/Word Operations**

### RISC-V byte/halfword/word load/store

- Load byte/halfword/word: Sign extend to 64 bits in rd
  - lb rd, offset(rs1)
  - 1h rd, offset(rs1)
  - lw rd, offset(rs1)
- Load byte/halfword/word unsigned: Zero extend to 64 bits in rd
  - lbu rd, offset(rs1)
  - Thu rd, offset(rs1)
  - lwu rd, offset(rs1)
- Store byte/halfword/word: Store rightmost 8/16/32 bits
  - sb rs2, offset(rs1)
  - sh rs2, offset(rs1)
  - sw rs2, offset(rs1)

# **String Copy Example**

#### C code:

Null-terminated string

```
void strcpy (char x[], char y[])
{    size_t i;
    i = 0;
    while ((x[i]=y[i])!='\0')
        i += 1;
}
```

## **String Copy Example**

### RISC-V code:

```
strcpy:
   addi sp,sp,-8 // adjust stack for 1 doubleword
   x_{19,0(sp)} // push x_{19}
   add x19, x0, x0 // i=0
L1: add x5,x19,x10 // x5 = addr of y[i]
   1bu x6,0(x5)
               // x6 = y[i]
   add x7,x19,x10 // x7 = addr of x[i]
   x6,0(x7)
              // x[i] = y[i]
               // if y[i] == 0 then exit
   beq x6, x0, L2
   addi x19, x19, 1 // i = i + 1
   jal x0,L1
                     // next iteration of loop
L2: 1d \times 19,0(sp) // restore saved x19
   addi sp,sp,8 // pop 1 doubleword from stack
   jalr x0,0(x1)
                     // and return
```

### **Outline**

### Textbook: [COD:RV2e] Chapter 2 (except for 2.11, 2.14-15)

- Operations of Computer Hardware
- Operands of the Computer Hardware
- Signed and Unsigned Numbers (Review)
- Representing Instructions in the Computer
- Logical Operations and Instructions for Making Decisions
- Supporting Procedures in Computer Hardware
- Communicating with People
- RISC-V Addressing for Wide Immediates and Addresses
- Translating and Starting a Program
- A C Sort Example to Put It All Together
- Other ISAs

### **32-bit Constants**

- Most constants are small
  - 12-bit immediate is sufficient
- For the occasional 32-bit constantlui rd, constant
  - Copies 20-bit constant to bits [31:12] of rd
  - Extends bit 31 to bits [63:32]
  - Clears bits [11:0] of rd to 0

## **Branch Addressing**

- Branch instructions specify
  - Opcode, two registers, target address
- Most branch targets are near branch
  - Forward or backward
- SB format:



- PC-relative addressing
  - Target address = PC + immediate × 2

# **Jump Addressing**

- Jump and link (jal) target uses 20-bit immediate for larger range
- UJ format:



- For long jumps, e.g., to 32-bit absolute address
  - lui: load address[31:12] to temp register
  - jalr: add address[11:0] and jump to target

## **RISC-V Addressing Summary**

#### 1. Immediate addressing



#### 2. Register addressing



#### 3. Base addressing



#### 4. PC-relative addressing



# **RISC-V Encoding Summary**

| Name         |                             | Fic    |        | Comments |               |        |                               |
|--------------|-----------------------------|--------|--------|----------|---------------|--------|-------------------------------|
| (Field Size) | 7 bits                      | 5 bits | 5 bits | 3 bits   | 5 bits        | 7 bits |                               |
| R-type       | funct7                      | rs2    | rs1    | funct3   | rd            | opcode | Arithmetic instruction format |
| I-type       | immediate[11:0]             |        | rs1    | funct3   | rd            | opcode | Loads & immediate arithmetic  |
| S-type       | immed[11:5]                 | rs2    | rs1    | funct3   | immed[4:0]    | opcode | Stores                        |
| SB-type      | immed[12,10:5]              | rs2    | rs1    | funct3   | immed[4:1,11] | opcode | Conditional branch format     |
| UJ-type      | immediate[20,10:1,11,19:12] |        |        |          | rd            | opcode | Unconditional jump format     |
| U-type       | immediate[31:12]            |        |        |          | rd            | opcode | Upper immediate format        |

### **Outline**

### Textbook: [COD:RV2e] Chapter 2 (except for 2.11, 2.14-15)

- Operations of Computer Hardware
- Operands of the Computer Hardware
- Signed and Unsigned Numbers (Review)
- **■** Representing Instructions in the Computer
- **■** Logical Operations and Instructions for Making Decisions
- Supporting Procedures in Computer Hardware
- Communicating with People
- RISC-V Addressing for Wide Immediates and Addresses
- Translating and Starting a Program
- A C Sort Example to Put It All Together
- Other ISAs

# How do C++, Java, Python Work?

blog.bytebytego.com



## **Translation and Startup**



## **Producing an Object Module**

- Assembler (or compiler) translates program into machine instructions
- Provides information for building a complete program from the pieces
  - Header: described contents of object module
  - Text segment: translated instructions
  - Static data segment: data allocated for the life of the program
  - Relocation info: for contents that depend on absolute location of loaded program
  - Symbol table: global definitions and external refs
  - Debug info: for associating with source code

## **Linking Object Modules**

- Produces an executable image
  - 1. Merges segments
  - Resolve labels (determine their addresses)
  - 3. Patch location-dependent and external refs
- Could leave location dependencies for fixing by a relocating loader
  - But with virtual memory, no need to do this
  - Program can be loaded into absolute location in virtual memory space

# **Loading a Program**

#### Load from image file on disk into memory

- 1. Read header to determine segment sizes
- 2. Create virtual address space
- 3. Copy text and initialized data into memory
  - Or set page table entries so they can be faulted in
- 4. Set up arguments on stack
- 5. Initialize registers (including sp, fp, gp)
- 6. Jump to startup routine
  - Copies arguments to x10, ... and calls main
  - When main returns, do exit syscall

# **Dynamic Linking**

- Only link/load library procedure when it is called
  - Requires procedure code to be relocatable
  - Avoids image bloat caused by static linking of all (transitively) referenced libraries
  - Automatically picks up new library versions

# **Lazy Linkage**

**Indirection table** 

Stub: Loads routine ID, Jump to linker/loader

Linker/loader code

Dynamically mapped code







# **Starting Java Applications**



### **Outline**

#### Textbook: [COD:RV2e] Chapter 2 (except for 2.11, 2.14-15)

- Operations of Computer Hardware
- Operands of the Computer Hardware
- Signed and Unsigned Numbers (Review)
- **■** Representing Instructions in the Computer
- **■** Logical Operations and Instructions for Making Decisions
- Supporting Procedures in Computer Hardware
- Communicating with People
- RISC-V Addressing for Wide Immediates and Addresses
- Translating and Starting a Program
- A C Sort Example to Put It All Together
- Other ISAs

## **C Sort Example**

Illustrates use of assembly instructions for a C bubble sort function

Swap procedure (leaf)

```
void swap(long long int v[], long long int k)
{
  long long int temp;
  temp = v[k];
  v[k] = v[k+1];
  v[k+1] = temp;
}
```

v in x10, k in x11, temp in x5

## The Procedure Swap

```
swap:
slli x6,x11,3  // reg x6 = k * 8
add x6,x10,x6  // reg x6 = v + (k * 8)
ld x5,0(x6)  // reg x5 (temp) = v[k]
ld x7,8(x6)  // reg x7 = v[k + 1]
sd x7,0(x6)  // v[k] = reg x7
sd x5,8(x6)  // v[k+1] = reg x5 (temp)
jalr x0,0(x1)  // return to calling routine
```

### The Sort Procedure in C

Non-leaf (calls swap)

v in x10, n in x11, i in x19, j in x20

## The Outer Loop

Skeleton of outer loop:

```
• for (i = 0; i <n; i += 1) { ... }
  1i \times 19,0 // i = 0
for1tst:
  bge x19,x11,exit1 // go to exit1 if x19 \geq x11 (i\geqn)
  (body of outer for-loop)
  addi x19, x19, 1 // i += 1
  j for1tst // branch to test of outer loop
exit1:
```

### The Inner Loop

#### Skeleton of inner loop:

```
• for (j = i-1; j >= 0 \& v[j] > v[j + 1]; j -= 1) \{swap(v,j);\}
  addi x20, x19, -1 // j = i -1
for2tst:
 blt x20,x0,exit2 // go to exit2 if x20 < 0 (j < 0)
 slli x5,x20,3 // reg x5 = j * 8
 add x5,x10,x5 // reg x5 = v + (j * 8)
 1d x6,0(x5) // reg x6 = v[j]
 1d x7,8(x5) // reg x7 = v[j + 1]
 ble x6,x7,exit2 // go to exit2 if x6 \leq x7
 mv x21, x10 // copy parameter x10 into x21
 mv x22, x11 // copy parameter x11 into x22
 mv x10, x21 // first swap parameter is v
 mv x11, x20 // second swap parameter is j
 jal x1, swap // call swap
  addi x20, x20, -1 // j -= 1
  j for2tst  // branch to test of inner loop
```

## **Preserving Registers**

#### Preserve saved registers:

```
addi sp,sp,-40 // make room on stack for 5 regs sd x1,32(sp) // save x1 on stack sd x22,24(sp) // save x22 on stack sd x21,16(sp) // save x21 on stack sd x20,8(sp) // save x20 on stack sd x19,0(sp) // save x19 on stack
```

#### Restore saved registers:

```
exit1:
```

```
sd x19,0(sp) // restore x19 from stack
sd x20,8(sp) // restore x20 from stack
sd x21,16(sp) // restore x21 from stack
sd x22,24(sp) // restore x22 from stack
sd x1,32(sp) // restore x1 from stack
addi sp,sp, 40 // restore stack pointer
jalr x0,0(x1)
```

# **Effect of Compiler Optimization**

**Compiled with gcc for Pentium 4 under Linux** 







# **Effect of Language and Algorithm**



### **Lessons Learnt**

- Instruction count and CPI are not good performance indicators in isolation
- Compiler optimizations are sensitive to the algorithm
- Java/JIT compiled code is significantly faster than JVM interpreted
  - Comparable to optimized C in some cases
- Nothing can fix a dumb algorithm!

### **Outline**

#### Textbook: [COD:RV2e] Chapter 2 (except for 2.11, 2.14-15)

- Operations of Computer Hardware
- Operands of the Computer Hardware
- Signed and Unsigned Numbers (Review)
- Representing Instructions in the Computer
- Logical Operations and Instructions for Making Decisions
- Supporting Procedures in Computer Hardware
- Communicating with People
- RISC-V Addressing for Wide Immediates and Addresses
- Translating and Starting a Program
- A C Sort Example to Put It All Together
- Other ISAs

### **MIPS Instructions**

- MIPS: commercial predecessor to RISC-V
- Similar basic set of instructions
  - 32-bit instructions
  - 32 general purpose registers, register 0 is always 0
  - 32 floating-point registers
  - Memory accessed only by load/store instructions
    - Consistent use of addressing modes for all data sizes

#### Different conditional branches

- For <, <=, >, >=
- RISC-V: blt, bge, bltu, bgeu
- MIPS: slt, sltu (set less than, result is 0 or 1)
  - Then use beq, bne to complete the branch

# **Instruction Encoding**

| Register-re | gister       |           |      |            |      |           |              |    |               |   |
|-------------|--------------|-----------|------|------------|------|-----------|--------------|----|---------------|---|
|             | 31           | 25 24     | 20   | 19         | 15   | 14 12     | 11 7         | 6  |               | 0 |
| RISC-V      | funct7(7)    | rs2(5)    |      | rs1(5)     |      | funct3(3) | rd(5)        |    | opcode(7)     |   |
|             | 31 26        | 6 25 21   | 1 20 | 16         | 15   |           | 11 10        | 6  | 5             | 0 |
| MIPS        | Op(6)        | Rs1(5)    |      | Rs2(5)     |      | Rd(5)     | Const(5)     |    | Opx(6)        |   |
| Load        |              |           |      |            |      |           |              | _  |               |   |
|             | 31           |           | 20   |            | 15   | 14 12     |              | 6  |               | 0 |
| RISC-V      |              | diate(12) |      | rs1(5)     |      | funct3(3) | rd(5)        |    | opcode(7)     |   |
|             |              |           | 1 20 |            | 15   |           |              |    |               | 0 |
| MIPS        | Op(6) Rs1(5) |           |      | Rs2(5)     |      | Const(16) |              |    |               |   |
| Store       | 31           | 25 24     | 20   | 19         | 15   | 14 12     | 11 7         | 6  |               | 0 |
| RISC-V      | immediate(7) | rs2(5)    |      | rs1(5)     | <br> | funct3(3) | immediate(5) |    | opcode(7)     |   |
|             | . ,          | · · · ·   | 1 20 | . ,        | 15   | ` '       | ediate(e)    |    | operation (i) | 0 |
| MIPS        | Op(6)        | Rs1(5)    |      | Rs2(5)     |      |           | Const(1      | 6) |               |   |
| Branch      |              |           |      |            |      |           |              |    |               |   |
|             | 31           | 25 24     | 20   |            | 15   | 14 12     |              | 6  |               | 0 |
| RISC-V      | immediate(7) | rs2(5)    |      | rs1(5)     |      | funct3(3) | immediate(5) |    | opcode(7)     |   |
|             |              | 6 25 21   |      | 16         | 15   |           |              |    |               | 0 |
| MIPS        | Op(6)        | Rs1(5)    |      | Opx/Rs2(5) |      |           | Const(10     | 6) |               |   |

### The Intel x86 ISA

#### Evolution with backward compatibility

- 8080 (1974): 8-bit microprocessor
  - Accumulator, plus 3 index-register pairs
- 8086 (1978): 16-bit extension to 8080
  - Complex instruction set (CISC)
- 8087 (1980): floating-point coprocessor
  - Adds FP instructions and register stack
- 80286 (1982): 24-bit addresses, MMU
  - Segmented memory mapping and protection
- 80386 (1985): 32-bit extension (now IA-32)
  - Additional addressing modes and operations
  - Paged memory mapping as well as segments

### The Intel x86 ISA

#### Further evolution...

- i486 (1989): pipelined, on-chip caches and FPU
  - Compatible competitors: AMD, Cyrix, ...
- Pentium (1993): superscalar, 64-bit datapath
  - Later versions added MMX (Multi-Media eXtension) instructions
  - The infamous FDIV bug
- Pentium Pro (1995), Pentium II (1997)
  - New microarchitecture (see Colwell, The Pentium Chronicles)
- Pentium III (1999)
  - Added SSE (Streaming SIMD Extensions) and associated registers
- Pentium 4 (2001)
  - New microarchitecture
  - Added SSE2 instructions

### The Intel x86 ISA

#### And further...

- AMD64 (2003): extended architecture to 64 bits
- EM64T Extended Memory 64 Technology (2004)
  - AMD64 adopted by Intel (with refinements)
  - Added SSE3 instructions
- Intel Core (2006)
  - Added SSE4 instructions, virtual machine support
- AMD64 (announced 2007): SSE5 instructions
  - Intel declined to follow, instead...
- Advanced Vector Extension (announced 2008)
  - Longer SSE registers, more instructions
- If Intel didn't extend with compatibility, its competitors would!
  - Technical elegance ≠ market success

## **Basic x86 Registers**



## **Basic x86 Addressing Modes**

#### Two operands per instruction

| Source/dest operand | Second source operand |  |  |  |  |
|---------------------|-----------------------|--|--|--|--|
| Register            | Register              |  |  |  |  |
| Register            | Immediate             |  |  |  |  |
| Register            | Memory                |  |  |  |  |
| Memory              | Register              |  |  |  |  |
| Memory              | Immediate             |  |  |  |  |

#### Memory addressing modes

- Address in register
- Address = R<sub>base</sub> + displacement
- Address =  $R_{base}$  +  $2^{scale}$  ×  $R_{index}$  (scale = 0, 1, 2, or 3)
- Address =  $R_{base}$  +  $2^{scale}$  ×  $R_{index}$  + displacement

## **x86 Instruction Encoding**



#### Variable length encoding

- Postfix bytes specify addressing mode
- Prefix bytes modify operation
  - Operand length, repetition, locking, ...

# **Implementing IA-32**

- Complex instruction set makes implementation difficult
  - Hardware translates instructions to simpler microoperations
    - Simple instructions: 1–1
    - Complex instructions: 1–many
  - Microengine similar to RISC
  - Market share makes this economically viable
- Comparable performance to RISC
  - Compilers avoid complex instructions

### Other RISC-V Instructions

#### Base integer instructions (RV64I)

- Those previously described, plus
- auipc rd, immed // rd = (imm<<12) + pc</p>
  - follow by jalr (adds 12-bit immed) for long jump
- slt, sltu, slti, sltui: set less than (like MIPS)
- addw, subw, addiw: 32-bit add/sub
- sllw, srlw, srlw, slliw, srliw, sraiw: 32-bit shift

#### 32-bit variant: RV32I

registers are 32-bits wide, 32-bit operations

### Instruction Set Extensions

- M: integer multiply, divide, remainder
- A: atomic memory operations
- F: single-precision floating point
- D: double-precision floating point
- C: compressed instructions
  - 16-bit encoding for frequently used instructions

## **Concluding Remarks**

- Design principles
  - Simplicity favors regularity
  - Smaller is faster
  - 3. Good design demands good compromises
- Make the common case fast
- Layers of software/hardware
  - Compiler, assembler, hardware
- RISC-V: typical of RISC ISAs
  - *cf.* x86